Part Number Hot Search : 
2SC6084 MA250 80400 30KP75A PMPB11EN ZZ00011 25CTA3T ASCX05DN
Product Description
Full Text Search
 

To Download HT46R32 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  HT46R32/ht46r34 a/d with opa type 8-bit otp mcu rev. 1.00 1 december 21, 2006 general description the HT46R32 and ht46r34 are 8-bit, high perfor - mance, risc architecture microcontroller devices. with their fully integrated a/d converter they are especially suitable for applications which interface to analog sig - nals, such as those from sensors. the addition of an in - ternal operational amplifier/comparator and pwm modulation functions further adds to the analog capabil - ity of these devices. with the comprehensive features of low power con - sumption, i/o flexibility, programmable frequency di - vider, timer functions, oscillator options, multi-channel a/d converter op/comparator, pulse width modula - tion function, power-down and wake-up functions etc, the application scope of these devices is broad and en - compasses areas such as sensor signal processing, motor driving, industrial control, consumer products, subsystem controllers, etc. the ht46r34 is under development and will be avail - able soon. features  operating voltage: f sys =4mhz: 2.2v~5.5v f sys =8mhz: 3.3v~5.5v  20 bidirectional i/o lines (max.)  single interrupt input shared with an i/o line  8-bit programmable timer/event counter with overflow interrupt and 7-stage prescaler  integrated crystal and rc oscillator  watchdog timer  2048  14 program memory capacity - HT46R32 4096  15 program memory capacity - ht46r34  88  8 data memory capacity - HT46R32 192  8 data memory capacity - ht46r34  integrated pfd function for sound generation  power-down and wake-up functions reduce power consumption  up to 0.5  s instruction cycle with 8mhz system clock at v dd =5v  6-level subroutine nesting  4 channel 12-bit resolution a/d converter  integrated single operational amplifier or comparator selectable via configuration option  dual 8-bit pwm outputs shared with i/o lines  bit manipulation instruction  full table read instruction  63 powerful instructions  all instructions executed in one or two machine cycles  low voltage reset function  28-pin skdip/sop/ssop package technical document  tools information  faqs  application note  ha0003e communicating between the ht48 & ht46 series mcus and the ht93lc46 eeprom  ha0049e read and write control of the ht1380  ha0051e li battery charger demo board - using the ht46r47  ha0052e microcontroller application - battery charger  ha0083e li battery charger demo board - using the ht46r46
block diagram HT46R32/ht46r34 rev. 1.00 2 december 21, 2006        

        
                                       
             
!  "  !   
#   
         $   %    "  !     ! %         %    "  !     "  &        '  ( ! )     !  !   *         +          ,   -    , .     +    
) /      
   % "  0   ) /            1   +  1     +      ,    
 +   2
(     0    
  3         
  1    1 4   ,    ,    4   5   1 4     ,   -                 6 4   5 '  

        
pin assignment pin description pin name i/o options description pa0~pa2 pa3/pfd pa4/tmr pa5/int pa6, pa7 i/o pull-high wake-up pa3 or pfd bidirectional 8-bit input/output port. each pin can be configured as wake-up input by configuration options. software instructions determine if the pin is a cmos output or schmitt trigger input. configuration options determine which pins on the port have pull-high resistors. the pfd, tmr and int pins are pin-shared with pa3, pa4 and pa5, respectively. pb0/an0 pb1/an1 pb2/an2 pb3/an3 pb4~pb7 i/o pull-high bidirectional 8-bit input/output port. software instructions determine if the pin is a cmos output or schmitt trigger input. configuration options determine which pins on the port have pull-high resistors. pins pb0~pb3 are pin-shared with the a/d input pins. the a/d inputs are selected via software instructions. once selected as an a/d input, the i/o function and pull-high resistor are dis- abled automatically. pd0/pwm0 pd1/pwm1 pd2 pd3 i/o pull-high pd0 or pwm0 pd1 or pwm1 bi-directional 4-bit input/output port. software instructions determine if the pin is a cmos output or schmitt trigger input. configuration options determine which pins on this port have pull-high resistors. pd0/pd1 are pin-shared with the pwm0/pwm1 outputs selected via configuration option. apo apn app o i i  apo, apn and app are the internal operational amplifier, output pin, nega - tive input pin and positive input pin respectively . res i  schmitt trigger reset input. active low. vdd  positive power supply vss  negative power supply, ground. osc1 osc2 i o crystal or rc osc1, osc2 are connected to an external rc network or external crystal, determined by configuration option, for the internal system clock. if the rc system clock option is selected, pin osc2 can be used to measure the sys - tem clock at 1/4 frequency. HT46R32/ht46r34 rev. 1.00 3 december 21, 2006                
              7 5 6   , 1 8 7 5 6  ,   6 5 7 8 1 ,          ,   -        1   ,    ,             1    1             6   5                6   5 

      1   +  1     +      ,
absolute maximum ratings supply voltage ...........................v ss  0.3v to v ss +6.0v storage temperature ............................  50  cto125  c input voltage..............................v ss  0.3v to v dd +0.3v operating temperature...........................  40  cto85  c i ol total ..............................................................150ma i oh total............................................................  100ma total power dissipation .....................................500mw note: these are stress ratings only. stresses exceeding the range specified under  absolute maximum ratings  may cause substantial damage to the device. functional operation of this device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability. d.c. characteristics operating temperature: 40  c~+85  c, ta=25  c symbol parameter test conditions min. typ. max. unit v dd conditions v dd operating voltage  f sys =4mhz 2.2  5.5 v  f sys =8mhz 3.3  5.5 v i dd1 operating current (crystal osc) 3v no load, f sys =4mhz adc disable  0.6 1.5 ma 5v  24ma i dd2 operating current (rc osc) 3v no load, f sys =4mhz adc disable  0.8 1.5 ma 5v  2.5 4 ma i dd3 operating current (crystal osc, rc osc) 5v no load, f sys =8mhz adc disable  48ma i stb1 standby current (wdt enabled) 3v no load, system halt  5  a 5v  10  a i stb2 standby current (wdt disabled) 3v no load, system halt  1  a 5v  2  a v il1 input low voltage for i/o ports, tmr and int  0  0.3v dd v v ih1 input high voltage for i/o ports, tmr and int  0.7v dd  v dd v v il2 input low voltage (res )  0  0.4v dd v v ih2 input high voltage (res )  0.9v dd  v dd v v lvr low voltage reset  2.7 3.0 3.3 v i ol i/o port sink current 3v v ol =0.1v dd 48  ma 5v v ol =0.1v dd 10 20  ma i oh i/o port source current 3v v oh =0.9v dd  2  4  ma 5v v oh =0.9v dd  5  10  ma r ph pull-high resistance 3v  20 60 100 k  5v  10 30 50 k  v ad a/d input voltage  0  v dd v i adc additional power consumption if a/d converter is used 3v   0.5 1 ma 5v  1.5 3 ma dnl adc differential non-linearity 5v t ad =1  s  2 ma inl adc integral non-linearity 5v t ad =1  s  2.5 4ma resolu resolution   12 bits HT46R32/ht46r34 rev. 1.00 4 december 21, 2006
a.c. characteristics ta=25  c symbol parameter test conditions min. typ. max. unit v dd conditions f sys system clock (crystal osc, rc osc)  2.2v~5.5v 400  4000 khz  3.3v~5.5v 400  8000 khz f timer timer i/p frequency (tmr)  2.2v~5.5v 0  4000 khz  3.3v~5.5v 0  8000 khz t wdtosc watchdog oscillator period 3v  45 90 180  s 5v  32 65 130  s t wdt1 watchdog time-out period (wdt osc)  2 15  2 16 t wdtosc t wdt2 watchdog time-out period (system clock)  2 17  2 18 t sys t res external reset low pulse width  1  s t sst system start-up timer period  wake-up from halt  1024  *t sys t lvr low voltage width to reset  0.25 1 2 ms t int interrupt pulse width  1  s t ad a/d clock period  1  s t adc a/d conversion time   80  t ad t adcs a/d sampling time   32  t ad note: *t sys =1/f sys op amplifier electrical characteristics ta=25  c symbol parameter test conditions min. typ. max. unit v dd conditions d.c. electrical characteristic v dd operating voltage  3  5.5 v v opos1 input offset voltage 5v  10  10 mv v opos2 input offset voltage 5v by calibration  2  2mv v cm common mode voltage range  v ss  v dd - 1.4v v psrr power supply rejection ratio  60 80  db cmrr common mode rejection ratio 5v v cm =0~v dd  1.4v 60 80  db t res response time (comparator)  input overdrive= 10mv  2  s a.c. electrical characteristic v opos1 open loop gain  60 80  db sr slew rate +, slew rate -  no load  0.1  v/  s gbw gain band width  r l =1m, c l =100p  100 khz HT46R32/ht46r34 rev. 1.00 5 december 21, 2006
HT46R32/ht46r34 rev. 1.00 6 december 21, 2006 functional description execution flow the system clock for the microcontroller is derived from either a crystal or an rc oscillator. the system clock is internally divided into four non-overlapping clocks. one instruction cycle consists of four system clock cycles. instruction fetching and execution are pipelined in such a way that a fetch takes an instruction cycle while de - coding and execution takes the next instruction cycle. however, the pipelining scheme causes each instruc - tion to effectively execute in a cycle. if an instruction changes the program counter, two cycles are required to complete the instruction. program counter  pc the program counter controls the sequence in which the instructions stored in program memory are executed and whose contents specify full range of program mem - ory. after accessing a program memory word to fetch an in - struction code, the contents of the program counter are incremented by one. the program counter then points to the memory word containing the next instruction code. when executing a jump instruction, conditional skip ex - ecution, loading pcl register, subroutine call, initial re - set, internal interrupt, external interrupt or return from subroutine, the pc manipulates the program transfer by loading the address corresponding to each instruction. the conditional skip is activated by instructions. once the condition is met, the next instruction, fetched during the current instruction execution, is discarded and a dummy cycle replaces it to get the proper instruction. otherwise proceed with the next instruction. the lower byte of the program counter, pcl, is a read - able and writeable register. moving data into the pcl performs a short jump. the destination will be within 256 locations. when a control transfer takes place, an additional dummy cycle is required.    ,      ,      ,   -   " (      9 
:  ;  "         9 
2 : -   " (      9 
< :  ;  "         9 
: -   " (      9 
< :  ;  "         9 
< : 

< 
< $ %    
0  " = 
 9
   0 $ : 
execution flow mode program counter *11 *10 *9 *8 *7 *6 *5 *4 *3 *2 *1 *0 initial reset 000000000000 external interrupt 000000000100 timer/event counter overflow 000000001000 a/d converter interrupt 000000001100 skip program counter+2 loading pcl *11 *10 *9 *8 @7 @6 @5 @4 @3 @2 @1 @0 jump, call branch #11 #10 #9 #8 #7 #6 #5 #4 #3 #2 #1 #0 return from subroutine s11 s10 s9 s8 s7 s6 s5 s4 s3 s2 s1 s0 program counter note: pc11~pc8: current program counter bits s11~s0: stack register bits #11~#0: instruction code bits @7~@0: pcl bits for the HT46R32 device the program counter is 11 bits wide, i.e. from b10~b0, therefore the b11 column in the table is not applicable.
HT46R32/ht46r34 rev. 1.00 7 december 21, 2006 program memory  rom the program memory is used to store the program in - structions which are to be executed as well as table data and interrupt entries. it is structured into 2k  14 bits for the HT46R32 device and 4k x 15 bits for the ht46r34 device, which can be addressed by both the program counter and table pointer. certain locations in the program memory are reserved for use by the reset and by the interrupt vectors.  location 000h this vector is reserved for program initialisation. after a device reset is initiated, the program will jump to this location and begin execution.  location 004h this vector is used by the external interrupt int .ifthe external interrupt pin on the device receives a low go - ing edge, the program will jump to this location and be - gin execution if the external interrupt is enabled and the stack is not full.  location 008h this vector is used by the timer/event counter. if a timer overflow occurs, the program will jump to this loca - tion and begin execution if the timer interrupt is enabled and the stack is not full.  location 00ch this vector is used by the a/d converter. when an a/d cycle conversion is complete, the program will jump to this location and begin execution if the a/d interrupt is enabled and the stack is not full.  table location any location in the program memory space can be used as a look-up table. the instructions  tabrdc [m]  (the current page, 1 page=256 words) and  tabrdl [m]  (the last page) transfer the contents of the lower-order byte to the specified data memory, and the higher-order byte to tblh. only the destina - tion of the lower-order byte in the table is well-defined, the other bits of the table word are transferred to the lower portion of tblh, and the remaining bits are read as  0  . the table higher-order byte register (tblh) is read only. the table pointer (tblp) is a read/write reg - ister, which indicates the table location. before ac - cessing the table, the location must be placed in tblp. the tblh register is read only and cannot be restored. if the main routine and the isr, interrupt service routine, both employ the table read instruc - tion, the contents of the tblh in the main routine are likely to be changed by the table read instruction used instruction table location *11 *10 *9 *8 *7 *6 *5 *4 *3 *2 *1 *0 tabrdc [m] p11 p10 p9 p8 @7 @6 @5 @4 @3 @2 @1 @0 tabrdl [m] 1111@7@6@5@4@3@2@1@0 table location note: *11~*0: table location bits p11~p8: current program counter bits @7~@0: table pointer bits for the HT46R32 device the table address is 11 bits wide, i.e. from b10~b0, therefore the b11 column in the table is not applicable.             $   3 ! "     !  !  0 ! >   !            ;      0            ?     !    !      3    
                 ?     !   '   = 2     ? 0   9  6  @   & % : '   = 2     ? 0   9  6  @   & % :     a         %  )     1     5    
  3                 ?     !     - - b 5 - - b 5 1 1 b   ? !  % 1 1 1 b 1 1  b 1 1 7 b 1 1
b  1 1 b program memory  HT46R32             $   3 ! "     !  !  0 ! >   !            ;      0            ?     !    !      3    
                 ?     !   '   = 2     ? 0   9  6  @   & % : '   = 2     ? 0   9  6  @   & % :     a         %  )     1     -    
  3                 ?     !     - - b - - - b - 1 1 b   ? !  % 1 1 1 b 1 1  b 1 1 7 b 1 1
b  1 1 b program memory  ht46r34
HT46R32/ht46r34 rev. 1.00 8 december 21, 2006 in the isr. in such a case errors can occur. therefore, using the table read instruction in the main routine and the isr simultaneously should be avoided. however, if the table read instruction has to be used in both the main routine and the isr, the interrupt is should be disabled prior to the table read instruction. it should not be re-enabled until the tblh has been backed up. all table related instructions require two cycles to complete their operation. these areas may function as normal program memory depending upon require - ments. stack register  stack this is a special part of the memory which is used to save the contents of the program counter only. the stack is organized into 6 levels and is neither part of the data nor part of the program space, and is neither read - able nor writeable. the activated level is indexed by the stack pointer, known as stack pointer, and is also neither readable nor writeable. at a subroutine call or interrupt acknowledgment, the contents of the program counter are pushed onto the stack. at the end of a subroutine or an interrupt routine, signaled by a return instruction, ret or reti, the program counter is restored to its pre - vious value from the stack. after a device reset, the stack pointer will point to the top of the stack. if the stack is full and a non-masked interrupt takes place, the interrupt request flag will be recorded but the acknowledgment will be inhibited. when the stack pointer is decremented, using a ret or reti instruc- tion, the interrupt will be serviced. this feature prevents a stack overflow allowing the programmer to use the structure more easily. in a similar case, if the stack is full and a  call  is subsequently executed, stack overflow occurs and the first entry will be lost. only the most re- cent 6 return addresses are stored. data memory  ram the data memory has a structure of 110  8 bits for the HT46R32 device and 215 x 8 bits for the ht46r34 de - vice. the data memory is divided into two functional groups: special function registers and general purpose data memory. the general purpose memory has a structure of 88 x 8 bits for the HT46R32 device and 192bit s x 8 bits for the ht46r34 device. most locations are read/write, but some are read only. the remaining space between the end of the special purpose data memory and the beginning of the general purpose data memory is reserved for future expanded usage, reading these locations will obtain a result of  00h  . the general purpose data memory, addressed from 28h to 7fh in the HT46R32, and from 40h to ffh in the ht46r34, is used for user data and control infor - mation under instruction commands. all of the data memory areas can handle arithmetic, logic, increment, decrement and rotate operations directly. except for some dedicated bits, each bit in the data memory can be set and reset by the  set [m].i  and  clr [m].i  in - structions. they are also indirectly accessible through memory pointer register, mp. indirect addressing register location 00h is an indirect addressing register that is not physically implemented. any read/write operation on [00h] accesses data memory pointed to by the mp register. reading location 00h itself indirectly will return the result 00h. writing indirectly results in no operation. for the HT46R32 device the memory pointer register, mp, is a 7-bit register, while for the ht46r34 device it is an 8-bit register. for the HT46R32 device, bit 7 of mp is un - defined and if read will return the r esult  1  , any write op - eration will only transfer the lower 7-bits of data to mp. accumulator the accumulator is closely related to alu operations and can carry out immediate data operations. any data movement between two data memory locations must pass through the accumulator.  " !  0      %            $ 1 1 b 1 b 1 b 1 , b 1  b 1  b 1 6 b 1 5 b 1 7 b 1 8 b 1  b 1  b 1
b 1  b 1  b 1 - b 1 b b b , b  b  b 6 b 5 b 7 b 8 b  b  b
b  b  b - b   & !   "    & &   % % !      ! %      


'   '    ' b       
   
   
   
   
 +  1  +    
  '   b  

a     %  &   &   %  c 1 1 c 1 b b b , b 5 b  b *      0      %            $ 9 7 7   $   % : 5 - b 7 b , 8 b  b *      0      %            $ 9 8   $   % : - - b  1 b                              ram mapping
HT46R32/ht46r34 rev. 1.00 9 december 21, 2006 arithmetic and logic unit  alu this circuit performs 8-bit arithmetic and logic opera - tions. the alu provides the following functions:  arithmetic operations - add, adc, sub, sbc, daa  logic operations - and, or, xor, cpl  rotation - rl, rr, rlc, rrc  increment and decrement - inc, dec  branch decision - sz, snz, siz, sdz .... the alu not only saves the results of a data operation but also changes the status register. status register  status this 8-bit register contains the zero flag (z), carry flag (c), auxiliary carry flag (ac), overflow flag (ov), power down flag (pdf), and watchdog time-out flag (to). it also records the status information and controls the op - eration sequence. with the exception of the to and pdf flags, bits in the status register can be altered by instructions like most other registers. any data written into the status register will not change the to or pdf flag. in addi - tion operations related to the status register may give different results from those intended. the to flag can be affected only by system power-up, a wdt time-out or executing the  clr wdt  or  halt  in - struction. the pdf flag can be affected only by exe - cuting the  halt  or  clr wdt  instruction or a system power-up. the z, ov, ac and c flags generally reflect the status of the latest operations. in addition, on entering the interrupt sequence or exe - cuting the subroutine call, the status register will not be pushed onto the stack automatically. if the contents of the status are important and if the subroutine can cor - rupt the status register, precautions must be taken to save it properly. interrupt the devices provide an external interrupt, an internal timer/event counter interrupt and an a/d converter inter - rupt. the interrupt control register, intc, contains the interrupt control bits to set the enable or disable and the interrupt request flags. bit no. label function 0c c is set if an operation results in a carry during an addition operation or if a borrow does not take place during a subtraction operation, otherwise c is cleared. c is also affected by a ro- tate through carry instruction. 1ac ac is set if an operation results in a carry out of the low nibbles in addition or no borrow from the high nibble into the low nibble in subtraction, otherwise ac is cleared. 2 z z is set if the result of an arithmetic or logic operation is zero, otherwise z is cleared. 3ov ov is set if an operation results in a carry into the highest-order bit but not a carry out of the highest-order bit, or vice versa, otherwise ov is cleared. 4 pdf pdf is cleared by a system power-up or executing the  clr wdt  instruction. pdf is set by executing the  halt  instruction. 5to to is cleared by a system power-up or executing the  clr wdt  or  halt  instruction. to is set by a wdt time-out. 6, 7  unused bit, read as  0  status (0ah) register bit no. label function 0 emi controls the master (global) interrupt (1=enabled; 0=disabled) 1 eei controls the external interrupt (1=enabled; 0=disabled) 2 eti controls the timer/event counter interrupt (1=enabled; 0=disabled) 3 eadi controls the a/d converter interrupt (1=enabled; 0=disabled) 4 eif external interrupt request flag (1=active; 0=inactive) 5 tf internal timer/event counter request flag (1=active; 0=inactive) 6 adf a/d converter request flag (1=active; 0=inactive) 7  unused bit, read as  0  intc (0bh) register
HT46R32/ht46r34 rev. 1.00 10 december 21, 2006 once an interrupt subroutine is serviced, all the other in - terrupts will be blocked by clearing the emi bit. this scheme may prevent any further interrupt nesting. other interrupt requests may happen during this interval but only the interrupt request flag is recorded. if a certain in - terrupt requires servicing within the service routine, the emi bit and the corresponding bit in intc may be set to allow interrupt nesting. if the stack is full, the interrupt re - quest will not be acknowledged, even if the related inter - rupt is enabled, until the stack pointer is decremented. if immediate service is desired, the stack must be pre - vented from becoming full. all interrupts have a wake-up capability. as an interrupt is serviced, a control transfer occurs by pushing the pro - gram counter onto the stack, followed by a branch to a subroutine at a specified location in the program mem - ory. only the program counter is pushed onto the stack. if the contents of the register or status register are al - tered by the interrupt service program which corrupts the desired control sequence, the contents should be saved in advance. external interrupts are triggered by a high to low transi - tion on the int pin, which will set the related interrupt re - quest flag, eif, which is bit 4 of intc. when the interrupt is enabled, the stack is not full and the external interrupt is active, a subroutine call to location 04h will occur. the interrupt request flag, eif, and emi bits will be cleared to disable other interrupts. the internal timer/event counter interrupt is initialised by setting the timer/event counter interrupt request flag, tf, which is bit 5 of intc, caused by a timer overflow. when the interrupt is enabled, the stack is not full and the tf bit is set, a subroutine call to location 08h will occur. the related interrupt request flag, tf, will be reset and the emi bit cleared to disable further interrupts. the a/d converter interrupt is initialised by setting the a/d converter request flag, adf, which is bit 6 of intc, caused by an end of a/d conversion. when the interrupt is enabled, the stack is not full and the adf bit is set, a subroutine call to location 0ch will occur. the related in - terrupt request flag, adf, will be reset and the emi bit cleared to disable further interrupts. during the execution of an interrupt subroutine, other in - terrupt acknowledgments are held until the reti in - struction is executed or the emi bit and the related interrupt control bit are set to 1. of course, the stack must not be full. to return from the interrupt subroutine, a ret or reti instruction may be executed. a reti in - struction will set the emi bit to enable an interrupt ser - vice, but a ret instruction will not. interrupts, occurring in the interval between the rising edges of two consecutive t2 pulses, will be serviced on the latter of the two t2 pulses, if the corresponding inter - rupts are enabled. in the case of simultaneous requests the following table shows the priority that is applied. these can be masked by resetting the emi bit. interrupt source priority vector external interrupt 1 004h timer/event counter overflow 2 008h a/d converter interrupt 3 00ch once the interrupt request flags, tf, eif, adf, are set, they will remain in the intc register until the interrupts are serviced or cleared by a software instruction. it is recommended that a program does not use the call subroutine within the interrupt subroutine. interrupts of - ten occur in an unpredictable manner or need to be ser - viced immediately in some applications. if only one stack is left and enabling the interrupt is not well controlled, the original control sequence will be damaged once the  call  operates in the interrupt subroutine. oscillator configuration there are two oscillator circuits in the microcontroller, namely an rc oscillator and a crystal oscillator, the choice of which is determined by a configuration option. when the system enters the power-down mode the sys - tem oscillator stops and ignores external signals to con - serve power. if an rc oscillator is used, an external resistor between osc1 and vss is required whose resistance value must range from 24k  to 1m  . the system clock, di- vided by 4, can be monitored on pin osc2 if a pull-high resistor is connected. this signal can be used to syn- chronise external logic. the rc oscillator provides the most cost effective solution, however the frequency of oscillation may vary with vdd, temperature and the process variations. it is, therefore, not suitable for tim - ing sensitive operations where an accurate oscillator frequency is desired. if the crystal oscillator is used, a crystal across osc1 and osc2 is needed to provide the feedback and phase shift required for the oscillator; no other external compo - nents are required. instead of a crystal, a resonator can also be connected between osc1 and osc2 to get a frequency reference, but two external capacitors in osc1 and osc2 are required, if the oscillating fre - quency is less than 1mhz. the wdt oscillator is a free running on-chip rc oscilla - tor, and requires no external components. even if the system enters the power down mode, the system clock
 $ %   0   % " ! 0 0    
  % " ! 0 0     


) /   
    5 1 - system oscillator
HT46R32/ht46r34 rev. 1.00 11 december 21, 2006 is stopped, but the wdt oscillator keeps running with a period of approximately 65  s at 5v. the wdt oscillator can be disabled by a configuration option to conserve power. watchdog timer  wdt the wdt clock source comes from either its own inte - grated rc oscillator, known as the wdt oscillator, or the instruction clock, which is the system clock divided by 4. the choice of which one is used is decided by a configuration option. this timer is designed to prevent a software malfunction or sequence from jumping to an unknown location with unpredictable results. the watchdog timer can be disabled by a configuration op - tion. if the watchdog timer is disabled, all the execu - tions related to the wdt result in no operation. once the internal wdt oscillator (rc oscillator with a period of 65  s at 5v nominal) is selected, it is divided by 32768~65536 to get a time-out period of approximately 2.1s~4.3s. this time-out period may vary with tempera - tures, vdd and process variations. if the wdt oscillator is disabled, the wdt clock may still come from the in - struction clock and operate in the same manner except that in the power-down state the wdt may stop count - ing and lose its protecting purpose. in this situation the logic can only be restarted by external logic. if the device operates in a noisy environment, using the on-chip rc oscillator (wdt osc) is strongly recom- mended, since the halt instruction will stop the system clock. the wdt overflow under normal operation will initialise a  chip reset  and set the status bit  to  . but in the power-down mode, the overflow will initialisze a  warm reset  , and only the program counter and sp are reset to zero. to clear the contents of the wdt, three methods are adopted; external reset (a low level on the res pin), a software instruction and a halt instruction. the soft - ware instruction include  clr wdt  and the other set   clr wdt1  and  clr wdt2  . of these two types of instruction, only one can be active depending on the configuration option  clr wdt times selection op - tion  .ifthe  clr wdt  is selected (i.e. clr wdt times equal one), any execution of the  clr wdt  instruction will clear the wdt. in the case that  clr wdt1  and  clr wdt2  are chosen (i.e. clr wdt times equal two), these two instructions must be executed to clear the wdt; otherwise, the wdt may reset the chip as a result of time-out. power down operation  halt the halt mode is initialised by the  halt  instruction and results in the following...  the system oscillator will be turned off but the wdt oscillator keeps running (if the wdt oscillator is se - lected).  the contents of the on chip data memory and regis - ters remain unchanged.  wdt will be cleared and start counting again (if the wdt clock is from the wdt oscillator).  all of the i/o ports maintain their original status.  the pdf flag is set and the to flag is cleared. the system can leave the halt mode by means of an external reset, an interrupt, an external falling edge sig - nal on port a or a wdt overflow. an external reset causes a device initialisation and the wdt overflow per- forms a  warm reset  . after the to and pdf flags are examined, the reason for the chip reset can be deter- mined. the pdf flag is cleared by a system power-up or executing the  clr wdt  instruction and is set when executing the  halt  instruction. the to flag is set if the wdt time-out occurs, and causes a wake-up that only resets the program counter and stack pointer; the others keep their original status. the port a wake-up and interrupt methods can be con - sidered as a continuation of normal execution. each bit in port a can be independently selected to wake up the device by the options. awakening from an i/o port stim - ulus, the program will resume execution of the next in - struction. if it is awakening from an interrupt, two sequences may happen. if the related interrupt is dis - $ %    
0  " =   7 2 ? !  
      5 2 ? !  
      
'  +     !    0  "  +   
 +     !   2    )    4  )   6 ) watchdog timer
HT46R32/ht46r34 rev. 1.00 12 december 21, 2006 abled or the interrupt is enabled but the stack is full, the program will resume execution at the next instruction. if the interrupt is enabled and the stack is not full, the regu - lar interrupt response takes place. if an interrupt request flag is set to  1  before entering the halt mode, the wake-up function of the related interrupt will be disabled. once a wake-up event occurs, it takes 1024 t sys (sys - tem clock period) to resume normal operation. in other words, a dummy period will be inserted after wake-up. if the wake-up results from an interrupt acknowledgment, the actual interrupt subroutine execution will be delayed by one or more cycles. if the wake-up results in the next instruction execution, this will be executed immediately after the dummy period is finished. to minimise power consumption, all the i/o pins should be carefully managed before entering the status. reset there are three ways in which a reset can occur:  res reset during normal operation  res reset during halt  wdt time-out reset during normal operation the wdt time-out during halt is different from other chip reset conditions, since it can perform a  warm re - set  that resets only the program counter and stack pointer, leaving the other circuits in their original state. some registers remain unchanged during other reset conditions. most registers are reset to the  initial condi- tion  when the reset conditions are met. by examining the pdf and to flags, the program can distinguish be- tween different  chip resets  . to pdf reset conditions 0 0 res reset during power-up u u res reset during normal operation 0 1 res wake-up halt 1 u wdt time-out during normal operation 1 1 wdt wake-up halt note:  u  means  unchanged  to guarantee that the system oscillator is started and stabilized, the sst (system start-up timer) provides an extra-delay of 1024 system clock pulses when the sys - tem reset (power-up, wdt time-out or res reset) or the system awakes from the halt state. when a system reset occurs, the sst delay is added during the reset period. any wake-up from halt will en - able the sst delay. an extra option load time delay is added during system reset (power-up, wdt time-out at normal mode or res reset). the functional unit chip reset status are shown below. program counter 000h interrupt disable wdt clear. after master reset, wdt begins counting timer/event counter off input/output ports input mode stack pointer points to the top of the stack +      %   +   b  ' 
 0 &  %    $ %      %    1 2 ? !   ! 0 
      
reset configuration          !   2   
( !    %   reset timing chart     1 1 =  1 =  1 d  - e 1 d 1  - e reset circuit note:  *  ensure that the length of the wiring, which is connected to the res pin is as short as possi- ble, to avoid noise interference.
HT46R32/ht46r34 rev. 1.00 13 december 21, 2006 the registers
states are summarised in the following table. register reset (power on) wdt time-out (normal operation) res reset (normal operation) res reset (halt) wdt times-out (halt)* mp - HT46R32 1xxx xxxx 1uuu uuuu 1uuu uuuu 1uuu uuuu 1uuu uuuu mp - ht46r34 xxxx xxxx uuuu uuuu uuuu uuuu uuuu uuuu uuuu uuuu acc xxxx xxxx uuuu uuuu uuuu uuuu uuuu uuuu uuuu uuuu pcl 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 tblp xxxx xxxx uuuu uuuu uuuu uuuu uuuu uuuu uuuu uuuu tblh - HT46R32 --xx xxxx --uu uuuu --uu uuuu --uu uuuu --uu uuuu tblh - ht46r34 -xxx xxxx -uuu uuuu -uuu uuuu -uuu uuuu -uuu uuuu status --00 xxxx --1u uuuu --uu uuuu --01 uuuu --11 uuuu intc -000 0000 -000 0000 -000 0000 -000 0000 -uuu uuuu tmr xxxx xxxx xxxx xxxx xxxx xxxx xxxx xxxx uuuu uuuu tmrc 00-0 1000 00-0 1000 00-0 1000 00-0 1000 uu-u uuuu pa 1111 1111 1111 1111 1111 1111 1111 1111 uuuu uuuu pac 1111 1111 1111 1111 1111 1111 1111 1111 uuuu uuuu pb 1111 1111 1111 1111 1111 1111 1111 1111 uuuu uuuu pbc 1111 1111 1111 1111 1111 1111 1111 1111 uuuu uuuu pd ---- 1111 ---- 1111 ---- 1111 ---- 1111 ---- uuuu pdc ---- 1111 ---- 1111 ---- 1111 ---- 1111 ---- uuuu pwm0 xxxx xxxx xxxx xxxx xxxx xxxx xxxx xxxx uuuu uuuu pwm1 xxxx xxxx xxxx xxxx xxxx xxxx xxxx xxxx uuuu uuuu opac 0000 1000 0000 1000 0000 1000 0000 1000 uuuu uuuu adrl xxxx ---- xxxx ---- xxxx ---- xxxx ---- uuuu ---- adrh xxxx xxxx xxxx xxxx xxxx xxxx xxxx xxxx uuuu uuuu adcr 0100 0000 0100 0000 0100 0000 0100 0000 uuuu uuuu acsr 1--- --00 1--- --00 1--- --00 1--- --00 u--- --uu note:  *  stands for warm reset  u  stands for unchanged  x  stands for unknown
HT46R32/ht46r34 rev. 1.00 14 december 21, 2006 bit no. label function 0 1 2 psc0 psc1 psc2 defines the prescaler stages, psc2, psc1, psc0= 000: f int =f sys 001: f int =f sys /2 010: f int =f sys /4 011: f int =f sys /8 100: f int =f sys /16 101: f int =f sys /32 110: f int =f sys /64 111: f int =f sys /128 3te defines the tmr active edge of the timer/event counter: in event counter mode (tm1,tm0)=(0,1): 1:count on falling edge; 0:count on rising edge in pulse width measurement mode (tm1,tm0)=(1,1): 1: start counting on the rising edge, stop on the falling edge; 0: start counting on the falling edge, stop on the rising edge 4 ton enable or disable the timer counting (0=disable; 1=enable) 5  unused bits, read as  0  6 7 tm0 tm1 defines the operating mode (tm1, tm0)= 01=event count mode (external clock) 10=timer mode (internal clock) 11=pulse width measurement mode 00=unused tmrc (0eh) register timer/event counter a timer/event counter is implemented in the microcontroller. the timer/event counter contains an 8-bit programmable count-up counter whose clock source may come from an external source or from the system clock. using an external clock input allows the user to count external events, measure time internals or pulse widths, or generate an accurate time base. while using the in - ternal clock allows the user to generate an accurate time base. the timer/event counter can generate a pfd signal by using the external or internal clock. the pfd frequency is determined by the equation f int /[2  (256-n)]. there are 2 registers related to the timer/event counter; tmr and tmrc. two physical registers are mapped to the tmr location. writing to tmr places the start value in the timer/event counter preload register, while read - ing tmr retrieves the contents of the timer/event coun - ter. the tmrc register is a timer/event counter control register, which defines some options. the tm0 and tm1 bits define the operating mode. the event count mode is used to count external events, which means the clock source emanates from the exter - nal tmr pin. the timer mode functions as a normal timer with the clock source coming from the f int clock. the pulse width measurement mode can be used to count the high or low level duration of the external signal on tmr. the counting is based on f int . in the event count or timer mode, once the timer/event counter starts counting, it will count from the current contents in the timer/event counter to ffh. once an overflow occurs, the counter is reloaded from the timer/event counter preload register and generates an interrupt request flag, tf, which is bit 5 of intc, at the same time. in the pulse width measurement mode with the ton and te bits equal to one, once tmr has received a transient from low to high (or high to low if the te bits is  0  ) it will start counting until tmr returns to the original level and resets the ton bit. the measured result will remain in the timer/event counter even if the activated transient occurs again. therefore only a one cycle measurement is made. not until the ton bit is once again set, will the cycle mea - surement function again if further transient pulses are re - ceived. note that, in this operating mode, the timer/event counter starts counting not according to the logic level but according to the transient edges. in the case of counter overflows, the counter is reloaded from the timer/event counter preload register and issues the interrupt request just like the other two modes. to enable the counting op - eration, the timer on bit,ton, which is bit 4 of tmrc, should be set to 1. in the pulse width measurement mode, the ton bit will be cleared automatically after the measurement cycle is completed. but in the other two modes the ton bit can only be reset by instructions. the overflow of the timer/event counter is one of the wake-up sources. no matter what the operation mode is, writing a 0 to eti can disable the interrupt service.
HT46R32/ht46r34 rev. 1.00 15 december 21, 2006 in the case of a timer/event counter off condition, writ - ing data to the timer/event counter preload register will also reload that data to the timer/event counter. but if the timer/event counter is turned on, data written to it will only be kept in the timer/event counter preload register. the timer/event counter will still operate until an over - flow occurs. when the timer/event counter is read, the clock will be blocked to avoid errors. as clock blocking may results in a counting error, this must be taken into consideration by the programmer. bit0~bit2 of the tmrc register can be used to define the pre-scaling stages of the internal clock sources of the timer/event counter. the definitions are as shown. the overflow signal of timer/event counter can be used to generate the pfd signal. input/output ports there are 19 bidirectional input/output lines in the microcontroller, labeled as pa, pb, pc and pd, which are mapped to the data memory of [12h], [14h], [16h] and [18h] respectively. all of these i/o ports can be used for input and output operations. for input opera - tion, these ports are non-latching, that is, the inputs must be ready at the t2 rising edge of instruction  mov a,[m]  (m=12h, 14h, 16h or 18h). for output operation, all the data is latched and remains unchanged until the output latch is rewritten. each i/o line has its own control register (pac, pbc, pcc, pdc) to control the input/output configuration. with this control register, cmos output or schmitt trig - ger input with or without pull-high resistor structures can be reconfigured dynamically (i.e. on-the-fly) under soft- ware control. to function as an input, the corresponding latch of the control register must write  1  . the input source also depends on the control register. if the con- trol register bit is  1  , the input will read the pad state. if the control register bit is  0  , the contents of the latches will move to the internal bus. the latter is possible in the  read-modify-write  instruction.           -    9   , : +  =  2     !      )          0 $     )          0 $ $ %     +  =  2  9      0 $ :   &         ! %      ,  -  9   1      +  :  f
#
     0   !    0 0 2 b !  (   !          % +  !   
     0    ! %   
( !   %     & 
     0    ! %    +  !           ! %          !    1 4     ,   -                 6 .    5   1    1 4   ,    ,    4   5   1   +  1     +      , f  f
# f input/output ports     1         1      0 %   + ! &  (    %          &  
     0 7 2  !    !      3   
          0   &   ! %    7 2  !    !      3   
             %  0   &  3   ) 0  @              -  7 2 %         % "  0   7 2     ) / )    
4 
1 9 6 < : 
      +       1 
!  "  !  timer/event counter
HT46R32/ht46r34 rev. 1.00 16 december 21, 2006 after a device reset, the input/output lines will default to inputs and remain at a high level or floating state, de - pendent upon the pull-high configuration options. each bit of these input/output latches can be set or cleared by the  set [m].i  and  clr [m].i  (m=12h, 14h, 16h or 18h) instructions. some instructions first input data and then follow the output operations. for example,  set [m].i  ,  clr [m].i  ,  cpl [m]  ,  cpla [m]  read the entire port states into the cpu, execute the defined operations (bit-operation), and then write the results back to the latches or the accumulator. each line of port a has the capability of waking-up the device. each i/o line has a pull-high option. once the pull-high configuration option is selected, the i/o line has a pull-high resistor, otherwise, there
s none. take note that a non-pull-high i/o line operating in input mode will cause a floating state. pin pa3 is pin-shared with the pfd signal. if the pfd configuration option is selected, the output signal in the output mode for pa3 will be the pfd signal generated by the timer/event counter overflow signal. the input mode always retains its original functions. once the pfd op - tion is selected, the pfd output signal is controlled by the pa3 data register only. writing a  1  to the pa3 data register will enable the pfd output function and writing  0  will force the pa3 to remain at  0  . the i/o functions for pa3 are shown below. i/o mode i/p (normal) o/p (normal) i/p (pfd) o/p (pfd) pa3 logical input logical output logical input pfd (timer on) note: the pfd frequency is the timer/event counter overflow frequency divided by 2. pins pa5 and pa4 are pin-shared with int and tmr pins respectively. the pb can also be used as a/d converter inputs. the a/d function will be described later. there are two pwm functions shared with pins pd0 and pd1. if the pwm functions are enabled, the pwm signals will appear on pd0 and pd1, the pins are setup as outputs. writing a  1  to the pd0 or pd1 data register will enable the pwm outputs to function while writing a  0  will force the pd0 and pd1 outputs to remain at  0  . the i/o functions of pd0 and pd1 are as shown. i/o mode i/p (normal) o/p (normal) i/p (pwm) o/p (pwm) pd0 pd1 logical input logical output logical input pwm0 pwm1 it is recommended that unused i/o lines should be setup as output pins by software instructions to avoid consum - ing power under input floating states. pwm the microcontroller provide s a 2 channel (6+2) bits pwm0/pwm1 output shared with pd0/pd1. the pwm channel has its data register denoted as pwm0 and pwm1. the frequency source of the pwm counter co - mes from f sys . the pwm register is an eight bit register. once pd0/pd1 are selected as pwm outputs and the output function of pd0/pd1 is enabled (pdc.0=  0  or pdc.1=  0  ), writing a 1 to the pd0/pd1 data register will enable the pwm output function while writing a  0  will force the pd0/pd1 outputs to stay at  0  . a pwm cycle is divided into four modulation cycles (modulation cycle 0~modulation cycle 3). each modula - tion cycle has 64 pwm input clock period. in a (6+2) bit pwm function, the contents of the pwm register is di - vided into two groups. group 1 of the pwm register is denoted by dc which is the value of pwm.7~pwm.2. group 2 is denoted by ac which is the value of pwm.1~pwm.0. in a pwm cycle, the duty cycle of each modulation cycle is shown in the table. parameter ac (0~3) duty cycle modulation cycle i (i=0~3) i HT46R32/ht46r34 rev. 1.00 17 december 21, 2006 a/d converter a 4 channel 12-bit resolution a/d converter is imple - mented in the microcontrollers. the reference voltage for the a/d is vdd. the a/d converter contains 4 special registers, which are; adrl, adrh, adcr and acsr. the adrh and adrl registers are the a/d conversion result register higher-order byte and lower-order byte and are read-only. after the a/d conversion has com- pleted, the adrl and adrh registers should be read to get the conversion result data. the adcr register is an a/d converter control register, which defines the a/d channel number, analog channel select, start a/d con- version control bit and the end of a/d conversion flag. it is used to start an a/d conversion, define the pb config- uration, select the converted analog channel, and give the start bit a raising edge and a falling edge (0 1 0). at the end of an a/d conversion, the eocb bit is cleared and an a/d converter interrupt occurs, if the a/d converter interrupt is enabled. the acsr register is an a/d clock setting register, which is used to select the a/d clock source. the a/d converter control register is used to control the a/d converter. bit2~bit0 of the adcr regsiter are used to select an analog input channel. there are a total of four channels to select. bit5~bit3 of the adcr register are used to set the pb configurations. pb can be config - ured as an analog input or as a digital i/o line decided by these 3 bits. once a pb line is selected as an analog in - put, the i/o functions and pull-high resistor of this i/o line are disabled, and the a/d converter circuit is powered on. the eocb bit, bit6 of adcr, is the end of a/d conversion flag. this bit is monitored to check when the a/d conversion has completed. the start bit of the adcr register is used to initiate the a/d conversion process. when the start bit is provided with a raising edge and then a falling edge, the a/d conversion pro - cess will begin. in order to ensure that the a/d conver - sion is completed, the start should remain at  0  until the eocb flag is cleared to  0  which indicates the end of the a/d conversion. bit 7 of the acsr register is used for test purposes only and must not be used for other purposes by the applica- tion program. bit1 and bit0 of the acsr register are used to select the a/d clock source. when the a/d conversion has completed, the a/d inter- rupt request flag will be set. the eocb bit is set to  1  when the start bit is set from  0  to  1  . important note for a/d initialisation: special care must be taken to initialise the a/d con - verter each time the port b a/d channel selection bits are modified, otherwise the eocb flag may be in an un - defined condition. an a/d initialisation is implemented by setting the start bit high and then clearing it to zero within 10 instruction cycles of the port b channel selec - tion bits being modified. note that if the port b channel selection bits are all cleared to zero then an a/d initialisation is not required. register bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0 adrl d3 d2 d1 d0  adrh d11 d10 d9 d8 d7 d6 d5 d4 note: d0~d11 is a/d conversion result data bit lsb~msb. adrl (20h), adrh (21h) register ) /   +  g  +  h  i 1 1 g  +  h  i 1  +  g  +  h  i 1  +  g  +  h  i 1 ,  +   +   " $ " 0   a   6  ) /   6  6  6  6  6  6  6    6    6    6    6    6    6    6  6  6  6  6    6    6  6  6    6  6  6  6  6  6  6    &  0   !    " $ " 0   1  +     &  0   !      !  &  a  6   ) /   &  0   !    " $ " 0     &  0   !    " $ " 0     &  0   !    " $ " 0   ,   &  0   !    " $ " 0   1 pwm
HT46R32/ht46r34 rev. 1.00 18 december 21, 2006 bit no. label function 0 1 2 acs0 acs1 acs2 acs2, acs1, acs0: select a/d channel 0, 0, 0: an0 0, 0, 1: an1 0, 1, 0: an2 0, 1, 1: an3 1, x, x: undefined, cannot be used 2  unused bit, read as  0  . 3 4 5 pcr0 pcr1 pcr2 pcr2, pcr1, pcr0: pb3~pb0 configurations 0, 0, 0: pb3 pb2 pb1 pb0 (the adc circuit is power off to reduce power consumption.) 0, 0, 1: pb3 pb2 pb1 an0 0, 1, 0: pb3 pb2 an1 an0 0, 1, 1: pb3 an2 an1 an0 1, x, x: an3 an2 an1 an0 6 eocb indicates end of a/d conversion. (0 = end of a/d conversion) each time bits 3~5 change state the a/d should be initialised by issuing a start signal, other - wise the eocb flag may have an undefined condition. see  important note for a/d initialisation  . 7 start starts the a/d conversion. (0 1 0= start; 0 1= reset a/d converter and set eocb to  1  ) adcr (22h) register bit no. label function 0 1 adcs0 adcs1 select the a/d converter clock source. 0, 0: f sys /2 0, 1: f sys /8 1, 0: f sys /32 1, 1: undefined 2~6  unused bit, read as  0  . 7 test for internal test only. acsr (23h) register   
    "   3   % !     !     
    "   3   % !     !     
    "   3   % !     !   1 1 1  1 1 1  1 1  1 1      
 
4 
1 
4 
1   @   2    %     &   )     "   3   % !   a    ) !       "   ) !      !   a   0  "      0    " (     0     " 0  " =    %   ?   ) /  .  ) /  7     ) /  ,   
i ,      
i 7 1        a        )     "   3   % !    %       "   3          %   0 !     !       
 1 1  1 1 1        )     "   3   % !    %       "   3      1 1 1  d         %      %     % d      "   3       ! %   @    &   ) )          &  "    @    "   %    !   1  1 1        )     "   3   % !    %       "   3      &   j   "      &   )     "   3   % !     &   )     "   3   % !    !  !         !  %    "  !    " $ " 0      &  & .    ; !         !  %    "  !    " $ " 0  %   0 0  @  &     %   0 !     !       
     %   0 !     !       
 a/d conversion timing
HT46R32/ht46r34 rev. 1.00 19 december 21, 2006 the following two programming examples illustrate how to setup and implement an a/d conversion. in the first exam - ple, the method of polling the eocb bit in the adcr register is used to detect when the conversion cycle is complete, whereas in the second example, the a/d interrupt is used to determine when the conversion is complete. example: using eocb polling method to detect end of conversion clr eadi ; disable adc interrupt mov a,00000001b mov acsr,a ; setup the acsr register to select f sys /8 as the a/d clock mov a,00100000b ; setup adcr register to configure port pb0~pb3 as a/d inputs mov adcr,a ; and select an0 to be connected to the a/d converter : : ; as the port b channel bits have changed the following start ; signal (0-1-0) must be issued within 10 instruction cycles : start_conversion: clr start set start ; reset a/d clr start ; start a/d polling_eoc: sz eocb ; poll the adcr register eocb bit to detect end of a/d conversion jmp polling_eoc ; continue polling mov a,adrh ; read conversion result high byte value from the adrh register mov adrh_buffer,a ; save result to user defined memory mov a,adrl ; read conversion result low byte value from the adrl register mov adrl_buffer,a ; save result to user defined memory : : jmp start_conversion ; start next a/d conversion example: using interrupt method to detect end of conversion clr eadi ; disable adc interrupt mov a,00000001b mov acsr,a ; setup the acsr register to select f sys /8 as the a/d clock mov a,00100000b ; setup adcr register to configure port pb0~pb3 as a/d inputs mov adcr,a ; and select an0 to be connected to the a/d converter : ; as the port b channel bits have changed the following start ; signal (0-1-0) must be issued within 10 instruction cycles : start_conversion: clr start set start ; reset a/d clr start ; start a/d clr adf ; clear adc interrupt request flag set eadi ; enable adc interrupt set emi ; enable global interrupt : : : ; adc interrupt service routine adc_isr: mov acc_stack,a ; save acc to user defined memory mov a,status mov status_stack,a ; save status to user defined memory : : mov a,adrh ; read conversion result high byte value from the adrh register mov adrh_buffer,a ; save result to user defined register mov a,adrl ; read conversion result low byte value from the adrl register mov adrl_buffer,a ; save result to user defined register clr start set start ; reset a/d clr start ; start a/d : : exit_int_isr: mov a,status_stack mov status,a ; restore status from user defined memory mov a,acc_stack ; restore acc from user defined memory reti
HT46R32/ht46r34 rev. 1.00 20 december 21, 2006 low voltage reset  lvr the microcontroller provides a low voltage reset circuit in order to monitor the supply voltage of the device. if the supply voltage of the device is within the range 0.9v~v lvr , such as what happens when changing a battery, the lvr will automatically reset the device inter - nally. the lvr includes the following specifications:  the low voltage (0.9v~v lvr ) has to remain in its origi - nal state to exceed t lvr . if the low voltage state does not exceed t lvr , the lvr will ignore it and will not per - form a reset function.  the lvr uses the  or  function with the external res signal to perform a chip reset. the relationship between v dd and v lvr is shown below. note: v opr is the voltage range for proper chip operation at 4mhz system clock.  d   , d 1  d  1 d 8         '   d       d    '  1 d 8  1   %    !    0  %   e e      0       !    %   '       "     0     low voltage reset note: *1: to make sure that the system oscillator has stabilised, the sst provides an extra delay of 1024 system clock pulses before beginning normal operation. *2: since the low voltage has to maintain in its original state and exceed t lvr , therefore t lvr delay enter the reset mode. op amplifier/comparator the devices include an integrated operational amplifier or comparator, selectable via configuration option. the default is function is comparator. the input voltage off - set is adjustable by using a common mode input to cali - brate the offset value. the calibration process is as follows:  set bit aofm=1 to select the offset cancellation mode - this closes switch s3  set the ars bit to select which input pin is the reference voltage - closes either switch s1 or s2  adjust bits aof0~aof3 until the output status opaop has changed.  set aofm=0 to select the normal operating mode                    ,
HT46R32/ht46r34 rev. 1.00 21 december 21, 2006 bit no. label function 0 1 2 3 aof0 aof1 aof2 aof3 op amp/comparator input offset voltage cancellation control bits 4 ars op amp/comparator input offset voltage cancellation reference selection bit 1/0 : select opp/opn (cp/cn) as the reference input 5 aofm input offset voltage cancellation mode and op amp/comparator mode selection 1: input offset voltage cancellation mode 0: op amp/comparator 6 opaop op amp/comparator output; positive logic 7 opaen op amp/comparator enable/disable (1/0) if op/comparator is disabled, output is floating. opac (1fh) register if the op amp/comparator is disabled, the power consumption will be very small. to ensure that power consumption is minimised when the device is in the power-down mode, the op amp/comparator should be switched off by clearing bit opaen to 0 before entering the power-down mode. configuration options the following table shows the various microcontroller configuration options. all of the configuration options must be properly defined to ensure correct system functioning. no. options 1 wdt clock source: wdtosc or t1 (f sys /4) 2 wdt function: enable or disable 3 clrwdt instruction(s): one or two clear wdt instruction(s) 4 system oscillator: rc or crystal 5 pull-high resistors (pa, pb, pd): none or pull-high 6 pwm enable or disable 7 pa0~pa7 wake-up: enable or disable 8 pfd enable or disable 9 low voltage reset selection: enable or disable lvr function. 10 comparator or op selection
application circuits the following table shows the c1, c2 and r1 values corresponding to the different crystal values. (for reference only) crystal or resonator HT46R32 ht46r34 c1, c2 r1 c1, c2 r1 8mhz crystal 35pf 4.3k  tbd tbd 8mhz resonator 22pf 4.3k  tbd tbd 4mhz crystal & resonator 10pf 12k  tbd tbd 3.58mhz crystal 15pf 10k  tbd tbd 3.58mhz resonator 30pf 15k  tbd tbd 2mhz crystal & resonator 35pf 10k  tbd tbd 1mhz crystal 68pf 18k  tbd tbd 480khz resonator 300pf 10k  tbd tbd 455khz resonator 300pf 10k  tbd tbd 429khz resonator 300pf 10k  tbd tbd 400khz resonator 300pf 10k  tbd tbd the function of the resistor r1 is to ensure that the oscillator will switch off should low voltage conditions occur. such a low voltage, as mentioned here, is one which is less than the lowest value of the mcu operating volt - age. note however that if the lvr is enabled then r1 can be removed. note: the resistance and capacitance for the reset circuit should be designed in such a way as to ensure that the vdd is stable and remains within a valid operating voltage range before bringing res to high.  *  make the length of the wiring, which is connected to the res pin as short as possible, to avoid noise interference. HT46R32/ht46r34 rev. 1.00 22 december 21, 2006 



!  "  !   1 d  - e 1 1 =      1 d  -    1 d 1  - e 1 =                    =  k 
k      
) /   

 5 1 - 



                      -     (   3  0   % . %      ? 0   ?  0  @              !   "                   1   +  1     +    .    ,   1    1 4   ,    ,    4   5   1 4     ,   -                 6 4   5         
instruction set summary mnemonic description instruction cycle flag affected arithmetic add a,[m] addm a,[m] add a,x adc a,[m] adcm a,[m] sub a,x sub a,[m] subm a,[m] sbc a,[m] sbcm a,[m] daa [m] add data memory to acc add acc to data memory add immediate data to acc add data memory to acc with carry add acc to data memory with carry subtract immediate data from acc subtract data memory from acc subtract data memory from acc with result in data memory subtract data memory from acc with carry subtract data memory from acc with carry and result in data memory decimal adjust acc for addition with result in data memory 1 1 (1) 1 1 1 (1) 1 1 1 (1) 1 1 (1) 1 (1) z,c,ac,ov z,c,ac,ov z,c,ac,ov z,c,ac,ov z,c,ac,ov z,c,ac,ov z,c,ac,ov z,c,ac,ov z,c,ac,ov z,c,ac,ov c logic operation and a,[m] or a,[m] xor a,[m] andm a,[m] orm a,[m] xorm a,[m] and a,x or a,x xor a,x cpl [m] cpla [m] and data memory to acc or data memory to acc exclusive-or data memory to acc and acc to data memory or acc to data memory exclusive-or acc to data memory and immediate data to acc or immediate data to acc exclusive-or immediate data to acc complement data memory complement data memory with result in acc 1 1 1 1 (1) 1 (1) 1 (1) 1 1 1 1 (1) 1 z z z z z z z z z z z increment & decrement inca [m] inc [m] deca [m] dec [m] increment data memory with result in acc increment data memory decrement data memory with result in acc decrement data memory 1 1 (1) 1 1 (1) z z z z rotate rra [m] rr [m] rrca [m] rrc [m] rla [m] rl [m] rlca [m] rlc [m] rotate data memory right with result in acc rotate data memory right rotate data memory right through carry with result in acc rotate data memory right through carry rotate data memory left with result in acc rotate data memory left rotate data memory left through carry with result in acc rotate data memory left through carry 1 1 (1) 1 1 (1) 1 1 (1) 1 1 (1) none none c c none none c c data move mov a,[m] mov [m],a mov a,x move data memory to acc move acc to data memory move immediate data to acc 1 1 (1) 1 none none none bit operation clr [m].i set [m].i clear bit of data memory set bit of data memory 1 (1) 1 (1) none none HT46R32/ht46r34 rev. 1.00 23 december 21, 2006
mnemonic description instruction cycle flag affected branch jmp addr sz [m] sza [m] sz [m].i snz [m].i siz [m] sdz [m] siza [m] sdza [m] call addr ret ret a,x reti jump unconditionally skip if data memory is zero skip if data memory is zero with data movement to acc skip if bit i of data memory is zero skip if bit i of data memory is not zero skip if increment data memory is zero skip if decrement data memory is zero skip if increment data memory is zero with result in acc skip if decrement data memory is zero with result in acc subroutine call return from subroutine return from subroutine and load immediate data to acc return from interrupt 2 1 (2) 1 (2) 1 (2) 1 (2) 1 (3) 1 (3) 1 (2) 1 (2) 2 2 2 2 none none none none none none none none none none none none none table read tabrdc [m] tabrdl [m] read rom code (current page) to data memory and tblh read rom code (last page) to data memory and tblh 2 (1) 2 (1) none none miscellaneous nop clr [m] set [m] clr wdt clr wdt1 clr wdt2 swap [m] swapa [m] halt no operation clear data memory set data memory clear watchdog timer pre-clear watchdog timer pre-clear watchdog timer swap nibbles of data memory swap nibbles of data memory with result in acc enter power down mode 1 1 (1) 1 (1) 1 1 1 1 (1) 1 1 none none none to,pdf to (4) ,pdf (4) to (4) ,pdf (4) none none to,pdf note: x: immediate data m: data memory address a: accumulator i: 0~7 number of bits addr: program memory address : flag is affected  : flag is not affected (1) : if a loading to the pcl register occurs, the execution cycle of instructions will be delayed for one more cycle (four system clocks). (2) : if a skipping to the next instruction occurs, the execution cycle of instructions will be delayed for one more cycle (four system clocks). otherwise the original instruction cycle is unchanged. (3) : (1) and (2) (4) : the flags may be affected by the execution status. if the watchdog timer is cleared by executing the clr wdt1 or clr wdt2 instruction, the to and pdf are cleared. otherwise the to and pdf flags remain unchanged. HT46R32/ht46r34 rev. 1.00 24 december 21, 2006
instruction definition adc a,[m] add data memory and carry to the accumulator description the contents of the specified data memory, accumulator and the carry flag are added si - multaneously, leaving the result in the accumulator. operation acc  acc+[m]+c affected flag(s) to pdf ov z ac c  adcm a,[m] add the accumulator and carry to data memory description the contents of the specified data memory, accumulator and the carry flag are added si - multaneously, leaving the result in the specified data memory. operation [m]  acc+[m]+c affected flag(s) to pdf ov z ac c  add a,[m] add data memory to the accumulator description the contents of the specified data memory and the accumulator are added. the result is stored in the accumulator. operation acc  acc+[m] affected flag(s) to pdf ov z ac c  add a,x add immediate data to the accumulator description the contents of the accumulator and the specified data are added, leaving the result in the accumulator. operation acc  acc+x affected flag(s) to pdf ov z ac c  addm a,[m] add the accumulator to the data memory description the contents of the specified data memory and the accumulator are added. the result is stored in the data memory. operation [m]  acc+[m] affected flag(s) to pdf ov z ac c  HT46R32/ht46r34 rev. 1.00 25 december 21, 2006
and a,[m] logical and accumulator with data memory description data in the accumulator and the specified data memory perform a bitwise logical_and op - eration. the result is stored in the accumulator. operation acc  acc  and  [m] affected flag(s) to pdf ov z ac c   and a,x logical and immediate data to the accumulator description data in the accumulator and the specified data perform a bitwise logical_and operation. the result is stored in the accumulator. operation acc  acc  and  x affected flag(s) to pdf ov z ac c   andm a,[m] logical and data memory with the accumulator description data in the specified data memory and the accumulator perform a bitwise logical_and op - eration. the result is stored in the data memory. operation [m]  acc  and  [m] affected flag(s) to pdf ov z ac c   call addr subroutine call description the instruction unconditionally calls a subroutine located at the indicated address. the program counter increments once to obtain the address of the next instruction, and pushes this onto the stack. the indicated address is then loaded. program execution continues with the instruction at this address. operation stack  program counter+1 program counter  addr affected flag(s) to pdf ov z ac c   clr [m] clear data memory description the contents of the specified data memory are cleared to 0. operation [m]  00h affected flag(s) to pdf ov z ac c  HT46R32/ht46r34 rev. 1.00 26 december 21, 2006
clr [m].i clear bit of data memory description the bit i of the specified data memory is cleared to 0. operation [m].i  0 affected flag(s) to pdf ov z ac c  clr wdt clear watchdog timer description the wdt is cleared (clears the wdt). the power down bit (pdf) and time-out bit (to) are cleared. operation wdt  00h pdf and to  0 affected flag(s) to pdf ov z ac c 00  clr wdt1 preclear watchdog timer description together with clr wdt2, clears the wdt. pdf and to are also cleared. only execution of this instruction without the other preclear instruction just sets the indicated flag which im - plies this instruction has been executed and the to and pdf flags remain unchanged. operation wdt  00h* pdf and to  0* affected flag(s) to pdf ov z ac c 0* 0*  clr wdt2 preclear watchdog timer description together with clr wdt1, clears the wdt. pdf and to are also cleared. only execution of this instruction without the other preclear instruction, sets the indicated flag which im- plies this instruction has been executed and the to and pdf flags remain unchanged. operation wdt  00h* pdf and to  0* affected flag(s) to pdf ov z ac c 0* 0*  cpl [m] complement data memory description each bit of the specified data memory is logically complemented (1
s complement). bits which previously containe d a 1 are changed to 0 and vice-versa. operation [m]  [m ] affected flag(s) to pdf ov z ac c   HT46R32/ht46r34 rev. 1.00 27 december 21, 2006
cpla [m] complement data memory and place result in the accumulator description each bit of the specified data memory is logically complemented (1
s complement). bits which previously contained a 1 are changed to 0 and vice-versa. the complemented result is stored in the accumulator and the contents of the data memory remain unchanged. operation acc  [m ] affected flag(s) to pdf ov z ac c   daa [m] decimal-adjust accumulator for addition description the accumulator value is adjusted to the bcd (binary coded decimal) code. the accumu - lator is divided into two nibbles. each nibble is adjusted to the bcd code and an internal carry (ac1) will be done if the low nibble of the accumulator is greater than 9. the bcd ad - justment is done by adding 6 to the original value if the original value is greater than 9 or a carry (ac or c) is set; otherwise the original value remains unchanged. the result is stored in the data memory and only the carry flag (c) may be affected. operation if acc.3~acc.0 >9 or ac=1 then [m].3~[m].0  (acc.3~acc.0)+6, ac1=ac else [m].3~[m].0  (acc.3~acc.0), ac1=0 and if acc.7~acc.4+ac1 >9 or c=1 then [m].7~[m].4  acc.7~acc.4+6+ac1,c=1 else [m].7~[m].4  acc.7~acc.4+ac1,c=c affected flag(s) to pdf ov z ac c  dec [m] decrement data memory description data in the specified data memory is decremented by 1. operation [m]  [m]  1 affected flag(s) to pdf ov z ac c   deca [m] decrement data memory and place result in the accumulator description data in the specified data memory is decremented by 1, leaving the result in the accumula - tor. the contents of the data memory remain unchanged. operation acc  [m]  1 affected flag(s) to pdf ov z ac c   HT46R32/ht46r34 rev. 1.00 28 december 21, 2006
halt enter power down mode description this instruction stops program execution and turns off the system clock. the contents of the ram and registers are retained. the wdt and prescaler are cleared. the power down bit (pdf) is set and the wdt time-out bit (to) is cleared. operation program counter  program counter+1 pdf  1 to  0 affected flag(s) to pdf ov z ac c 01  inc [m] increment data memory description data in the specified data memory is incremented by 1 operation [m]  [m]+1 affected flag(s) to pdf ov z ac c   inca [m] increment data memory and place result in the accumulator description data in the specified data memory is incremented by 1, leaving the result in the accumula - tor. the contents of the data memory remain unchanged. operation acc  [m]+1 affected flag(s) to pdf ov z ac c   jmp addr directly jump description the program counter are replaced with the directly-specified address unconditionally, and control is passed to this destination. operation program counter  addr affected flag(s) to pdf ov z ac c  mov a,[m] move data memory to the accumulator description the contents of the specified data memory are copied to the accumulator. operation acc  [m] affected flag(s) to pdf ov z ac c  HT46R32/ht46r34 rev. 1.00 29 december 21, 2006
mov a,x move immediate data to the accumulator description the 8-bit data specified by the code is loaded into the accumulator. operation acc  x affected flag(s) to pdf ov z ac c  mov [m],a move the accumulator to data memory description the contents of the accumulator are copied to the specified data memory (one of the data memories). operation [m]  acc affected flag(s) to pdf ov z ac c  nop no operation description no operation is performed. execution continues with the next instruction. operation program counter  program counter+1 affected flag(s) to pdf ov z ac c  or a,[m] logical or accumulator with data memory description data in the accumulator and the specified data memory (one of the data memories) per- form a bitwise logical_or operation. the result is stored in the accumulator. operation acc  acc  or  [m] affected flag(s) to pdf ov z ac c   or a,x logical or immediate data to the accumulator description data in the accumulator and the specified data perform a bitwise logical_or operation. the result is stored in the accumulator. operation acc  acc  or  x affected flag(s) to pdf ov z ac c   orm a,[m] logical or data memory with the accumulator description data in the data memory (one of the data memories) and the accumulator perform a bitwise logical_or operation. the result is stored in the data memory. operation [m]  acc  or  [m] affected flag(s) to pdf ov z ac c   HT46R32/ht46r34 rev. 1.00 30 december 21, 2006
ret return from subroutine description the program counter is restored from the stack. this is a 2-cycle instruction. operation program counter  stack affected flag(s) to pdf ov z ac c  ret a,x return and place immediate data in the accumulator description the program counter is restored from the stack and the accumulator loaded with the speci - fied 8-bit immediate data. operation program counter  stack acc  x affected flag(s) to pdf ov z ac c  reti return from interrupt description the program counter is restored from the stack, and interrupts are enabled by setting the emi bit. emi is the enable master (global) interrupt bit. operation program counter  stack emi  1 affected flag(s) to pdf ov z ac c  rl [m] rotate data memory left description the contents of the specified data memory are rotated 1 bit left with bit 7 rotated into bit 0. operation [m].(i+1)  [m].i; [m].i:bit i of the data memory (i=0~6) [m].0  [m].7 affected flag(s) to pdf ov z ac c  rla [m] rotate data memory left and place result in the accumulator description data in the specified data memory is rotated 1 bit left with bit 7 rotated into bit 0, leaving the rotated result in the accumulator. the contents of the data memory remain unchanged. operation acc.(i+1)  [m].i; [m].i:bit i of the data memory (i=0~6) acc.0  [m].7 affected flag(s) to pdf ov z ac c  HT46R32/ht46r34 rev. 1.00 31 december 21, 2006
rlc [m] rotate data memory left through carry description the contents of the specified data memory and the carry flag are rotated 1 bit left. bit 7 re - places the carry bit; the original carry flag is rotated into the bit 0 position. operation [m].(i+1)  [m].i; [m].i:bit i of the data memory (i=0~6) [m].0  c c  [m].7 affected flag(s) to pdf ov z ac c  rlca [m] rotate left through carry and place result in the accumulator description data in the specified data memory and the carry flag are rotated 1 bit left. bit 7 replaces the carry bit and the original carry flag is rotated into bit 0 position. the rotated result is stored in the accumulator but the contents of the data memory remain unchanged. operation acc.(i+1)  [m].i; [m].i:bit i of the data memory (i=0~6) acc.0  c c  [m].7 affected flag(s) to pdf ov z ac c  rr [m] rotate data memory right description the contents of the specified data memory are rotated 1 bit right with bit 0 rotated to bit 7. operation [m].i  [m].(i+1); [m].i:bit i of the data memory (i=0~6) [m].7  [m].0 affected flag(s) to pdf ov z ac c  rra [m] rotate right and place result in the accumulator description data in the specified data memory is rotated 1 bit right with bit 0 rotated into bit 7, leaving the rotated result in the accumulator. the contents of the data memory remain unchanged. operation acc.(i)  [m].(i+1); [m].i:bit i of the data memory (i=0~6) acc.7  [m].0 affected flag(s) to pdf ov z ac c  rrc [m] rotate data memory right through carry description the contents of the specified data memory and the carry flag are together rotated 1 bit right. bit 0 replaces the carry bit; the original carry flag is rotated into the bit 7 position. operation [m].i  [m].(i+1); [m].i:bit i of the data memory (i=0~6) [m].7  c c  [m].0 affected flag(s) to pdf ov z ac c  HT46R32/ht46r34 rev. 1.00 32 december 21, 2006
rrca [m] rotate right through carry and place result in the accumulator description data of the specified data memory and the carry flag are rotated 1 bit right. bit 0 replaces the carry bit and the original carry flag is rotated into the bit 7 position. the rotated result is stored in the accumulator. the contents of the data memory remain unchanged. operation acc.i  [m].(i+1); [m].i:bit i of the data memory (i=0~6) acc.7  c c  [m].0 affected flag(s) to pdf ov z ac c  sbc a,[m] subtract data memory and carry from the accumulator description the contents of the specified data memory and the complement of the carry flag are sub - tracted from the accumulator, leaving the result in the accumulator. operation acc  acc+[m ]+c affected flag(s) to pdf ov z ac c  sbcm a,[m] subtract data memory and carry from the accumulator description the contents of the specified data memory and the complement of the carry flag are sub - tracted from the accumulator, leaving the result in the data memory. operation [m]  acc+[m ]+c affected flag(s) to pdf ov z ac c  sdz [m] skip if decrement data memory is 0 description the contents of the specified data memory are decremented by 1. if the result is 0, the next instruction is skipped. if the result is 0, the following instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruc - tion (2 cycles). otherwise proceed with the next instruction (1 cycle). operation skip if ([m]  1)=0, [m]  ([m]  1) affected flag(s) to pdf ov z ac c  sdza [m] decrement data memory and place result in acc, skip if 0 description the contents of the specified data memory are decremented by 1. if the result is 0, the next instruction is skipped. the result is stored in the accumulator but the data memory remains unchanged. if the result is 0, the following instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruction (2 cy - cles). otherwise proceed with the next instruction (1 cycle). operation skip if ([m]  1)=0, acc  ([m]  1) affected flag(s) to pdf ov z ac c  HT46R32/ht46r34 rev. 1.00 33 december 21, 2006
set [m] set data memory description each bit of the specified data memory is set to 1. operation [m]  ffh affected flag(s) to pdf ov z ac c  set [m]. i set bit of data memory description bit i of the specified data memory is set to 1. operation [m].i  1 affected flag(s) to pdf ov z ac c  siz [m] skip if increment data memory is 0 description the contents of the specified data memory are incremented by 1. if the result is 0, the fol - lowing instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruction (2 cycles). otherwise proceed with the next instruction (1 cycle). operation skip if ([m]+1)=0, [m]  ([m]+1) affected flag(s) to pdf ov z ac c  siza [m] increment data memory and place result in acc, skip if 0 description the contents of the specified data memory are incremented by 1. if the result is 0, the next instruction is skipped and the result is stored in the accumulator. the data memory re- mains unchanged. if the result is 0, the following instruction, fetched during the current in- struction execution, is discarded and a dummy cycle is replaced to get the proper instruction (2 cycles). otherwise proceed with the next instruction (1 cycle). operation skip if ([m]+1)=0, acc  ([m]+1) affected flag(s) to pdf ov z ac c  snz [m].i skip if bit i of the data memory is not 0 description if bit i of the specified data memory is not 0, the next instruction is skipped. if bit i of the data memory is not 0, the following instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruction (2 cycles). other - wise proceed with the next instruction (1 cycle). operation skip if [m].i  0 affected flag(s) to pdf ov z ac c  HT46R32/ht46r34 rev. 1.00 34 december 21, 2006
sub a,[m] subtract data memory from the accumulator description the specified data memory is subtracted from the contents of the accumulator, leaving the result in the accumulator. operation acc  acc+[m ]+1 affected flag(s) to pdf ov z ac c  subm a,[m] subtract data memory from the accumulator description the specified data memory is subtracted from the contents of the accumulator, leaving the result in the data memory. operation [m]  acc+[m ]+1 affected flag(s) to pdf ov z ac c  sub a,x subtract immediate data from the accumulator description the immediate data specified by the code is subtracted from the contents of the accumula - tor, leaving the result in the accumulator. operation acc  acc+x +1 affected flag(s) to pdf ov z ac c  swap [m] swap nibbles within the data memory description the low-order and high-order nibbles of the specified data memory (1 of the data memo- ries) are interchanged. operation [m].3~[m].0  [m].7~[m].4 affected flag(s) to pdf ov z ac c  swapa [m] swap data memory and place result in the accumulator description the low-order and high-order nibbles of the specified data memory are interchanged, writ - ing the result to the accumulator. the contents of the data memory remain unchanged. operation acc.3~acc.0  [m].7~[m].4 acc.7~acc.4  [m].3~[m].0 affected flag(s) to pdf ov z ac c  HT46R32/ht46r34 rev. 1.00 35 december 21, 2006
sz [m] skip if data memory is 0 description if the contents of the specified data memory are 0, the following instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruction (2 cycles). otherwise proceed with the next instruction (1 cycle). operation skip if [m]=0 affected flag(s) to pdf ov z ac c  sza [m] move data memory to acc, skip if 0 description the contents of the specified data memory are copied to the accumulator. if the contents is 0, the following instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruction (2 cycles). otherwise proceed with the next instruction (1 cycle). operation skip if [m]=0 affected flag(s) to pdf ov z ac c  sz [m].i skip if bit i of the data memory is 0 description if bit i of the specified data memory is 0, the following instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruc - tion (2 cycles). otherwise proceed with the next instruction (1 cycle). operation skip if [m].i=0 affected flag(s) to pdf ov z ac c  tabrdc [m] move the rom code (current page) to tblh and data memory description the low byte of rom code (current page) addressed by the table pointer (tblp) is moved to the specified data memory and the high byte transferred to tblh directly. operation [m]  rom code (low byte) tblh  rom code (high byte) affected flag(s) to pdf ov z ac c  tabrdl [m] move the rom code (last page) to tblh and data memory description the low byte of rom code (last page) addressed by the table pointer (tblp) is moved to the data memory and the high byte transferred to tblh directly. operation [m]  rom code (low byte) tblh  rom code (high byte) affected flag(s) to pdf ov z ac c  HT46R32/ht46r34 rev. 1.00 36 december 21, 2006
xor a,[m] logical xor accumulator with data memory description data in the accumulator and the indicated data memory perform a bitwise logical exclu - sive_or operation and the result is stored in the accumulator. operation acc  acc  xor  [m] affected flag(s) to pdf ov z ac c   xorm a,[m] logical xor data memory with the accumulator description data in the indicated data memory and the accumulator perform a bitwise logical exclu - sive_or operation. the result is stored in the data memory. the 0 flag is affected. operation [m]  acc  xor  [m] affected flag(s) to pdf ov z ac c   xor a,x logical xor immediate data to the accumulator description data in the accumulator and the specified data perform a bitwise logical exclusive_or op - eration. the result is stored in the accumulator. the 0 flag is affected. operation acc  acc  xor  x affected flag(s) to pdf ov z ac c   HT46R32/ht46r34 rev. 1.00 37 december 21, 2006
package information 28-pin skdip (300mil) outline dimensions symbol dimensions in mil min. nom. max. a 1375  1395 b 278  298 c 125  135 d 125  145 e16  20 f50  70 g  100  h 295  315 i 330  375  0  15  HT46R32/ht46r34 rev. 1.00 38 december 21, 2006   7     
  - * b 
28-pin sop (300mil) outline dimensions symbol dimensions in mil min. nom. max. a 394  419 b 290  300 c14  20 c
697  713 d92  104 e  50  f4  g32  38 h4  12  0  10  HT46R32/ht46r34 rev. 1.00 39 december 21, 2006 7    
 -
j * b  
28-pin ssop (150mil) outline dimensions symbol dimensions in mil min. nom. max. a 228  244 b 150  157 c8  12 c
386  394 d54  60 e  25  f4  10 g22  28 h7  10  0  8  HT46R32/ht46r34 rev. 1.00 40 december 21, 2006 7    
 -
j * b  
product tape and reel specifications reel dimensions sop 28w (300mil) symbol description dimensions in mm a reel outer diameter 330 1.0 b reel inner diameter 62 1.5 c spindle hole diameter 13.0+0.5  0.2 d key slit width 2.0 0.5 t1 space between flange 24.8+0.3  0.2 t2 reel thickness 30.2 0.2 ssop 28s (150mil) symbol description dimensions in mm a reel outer diameter 330 1 b reel inner diameter 62 1.5 c spindle hole diameter 13+0.5  0.2 d key slit width 2 0.5 t1 space between flange 16.8+0.3  0.2 t2 reel thickness 22.2 0.2 HT46R32/ht46r34 rev. 1.00 41 december 21, 2006 
   
carrier tape dimensions sop 28w symbol description dimensions in mm w carrier tape width 24.0 0.3 p cavity pitch 12.0 0.1 e perforation position 1.75 0.1 f cavity to perforation (width direction) 11.5 0.1 d perforation diameter 1.5+0.1 d1 cavity hole diameter 1.5+0.25 p0 perforation pitch 4.0 0.1 p1 cavity to perforation (length direction) 2.0 0.1 a0 cavity length 10.85 0.1 b0 cavity width 18.34 0.1 k0 cavity depth 2.97 0.1 t carrier tape thickness 0.35 0.01 c cover tape width 21.3 ssop 28s (150mil) symbol description dimensions in mm w carrier tape width 16 0.3 p cavity pitch 8 0.1 e perforation position 1.75 0.1 f cavity to perforation (width direction) 7.5 0.1 d perforation diameter 1.55+0.1 d1 cavity hole diameter 1.5+0.25 p0 perforation pitch 4 0.1 p1 cavity to perforation (length direction) 2 0.1 a0 cavity length 6.5 0.1 b0 cavity width 10.3 0.1 k0 cavity depth 2.1 0.1 t carrier tape thickness 0.3 0.05 c cover tape width 13.3 HT46R32/ht46r34 rev. 1.00 42 december 21, 2006   +   1   -  # 1  1  1

HT46R32/ht46r34 rev. 1.00 43 december 21, 2006 copyright  2006 by holtek semiconductor inc. the information appearing in this data sheet is believed to be accurate at the time of publication. however, holtek as - sumes no responsibility arising from the use of the specifications described. the applications mentioned herein are used solely for the purpose of illustration and holtek makes no warranty or representation that such applications will be suitable without further modification, nor recommends the use of its products for application that may present a risk to human life due to malfunction or otherwise. holtek
s products are not authorized for use as critical components in life support devices or systems. holtek reserves the right to alter its products without prior notification. for the most up-to-date information, please visit our web site at http://www.holtek.com.tw. holtek semiconductor inc. (headquarters) no.3, creation rd. ii, science park, hsinchu, taiwan tel: 886-3-563-1999 fax: 886-3-563-1189 http://www.holtek.com.tw holtek semiconductor inc. (taipei sales office) 4f-2, no. 3-2, yuanqu st., nankang software park, taipei 115, taiwan tel: 886-2-2655-7070 fax: 886-2-2655-7373 fax: 886-2-2655-7383 (international sales hotline) holtek semiconductor inc. (shanghai sales office) 7th floor, building 2, no.889, yi shan rd., shanghai, china 200233 tel: 86-21-6485-5560 fax: 86-21-6485-0313 http://www.holtek.com.cn holtek semiconductor inc. (shenzhen sales office) 5/f, unit a, productivity building, cross of science m 3rd road and gaoxin m 2nd road, science park, nanshan district, shenzhen, china 518057 tel: 86-755-8616-9908, 86-755-8616-9308 fax: 86-755-8616-9533 holtek semiconductor inc. (beijing sales office) suite 1721, jinyu tower, a129 west xuan wu men street, xicheng district, beijing, china 100031 tel: 86-10-6641-0030, 86-10-6641-7751, 86-10-6641-7752 fax: 86-10-6641-0125 holtek semiconductor inc. (chengdu sales office) 709, building 3, champagne plaza, no.97 dongda street, chengdu, sichuan, china 610016 tel: 86-28-6653-6590 fax: 86-28-6653-6591 holmate semiconductor, inc. (north america sales office) 46729 fremont blvd., fremont, ca 94538 tel: 1-510-252-9880 fax: 1-510-252-9885 http://www.holmate.com


▲Up To Search▲   

 
Price & Availability of HT46R32

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X